```
if (wb_rst_i) begin
        // ... (rest of your reset logic)
    end else begin
        case (wbbd_state)
        // ... (existing states)
         `WBBD_SETUPO: begin
             wbbd_sck <= 1'b0;</pre>
             wbbd_addr <= spiaddr(wb_adr_i);</pre>
             if (wb_sel_i[0] & wb_we_i) begin
                 wbbd_data <= wb_dat_i[7:0];</pre>
                 if (wbbd_data == 8'df) begin
                     wbbd_busy <= 1'b1;</pre>
                 end
             end
             wbbd_write <= wb_sel_i[0] & wb_we_i;</pre>
             wbbd_busy <= 1'b1; // Ensure wbbd_busy is set to 1'b1 here as w€
             if (!spi_is_busy) begin
                 wbbd_state <= `WBBD_RWO;</pre>
             end
        end
        // ... (remaining states)
        endcase
    end
end
```

In this modification, we've added an additional check after setting `wbbd\_data` within the `WBBD\_SETUPO` state. If `wbbd\_data` is equal to `8'df`, it will set `wbbd\_busy` to `1'b1`. Additionally, I've added a line to ensure that `wbbd\_busy` is always set to `1'b1` within this state.

You can apply a similar modification in other states if needed.

Continue this conversation

Report content | Terms of use | Privacy policy